A synthesizable verilog model of serial protocol engine for USB 1.1 device
Institution: | Linköping University |
---|---|
Department: | |
Year: | 2007 |
Keywords: | USB; exchaning data; PC; portable peripherials; PHY; UTMI; data transmission; Engineering and Technology; Electrical Engineering, Electronic Engineering, Information Engineering; Other Electrical Engineering, Electronic Engineering, Information Engineering; Teknik och teknologier; Elektroteknik och elektronik; Annan elektroteknik och elektronik; TECHNOLOGY; Electrical engineering, electronics and photonics; Electronics; TEKNIKVETENSKAP; Elektroteknik, elektronik och fotonik; Elektronik; Electronics Systems; Examensarbete i Elektroniksystem; teknik; teknik |
Record ID: | 1333525 |
Full text PDF: | http://urn.kb.se/resolve?urn=urn:nbn:se:liu:diva-10182 |
USB has become a popular interface for exchanging data between PC’s and peripherals. An increasing number of portable peripherals are using the USB interface to communicate with the PC.The design and implementation of a synthesizable model of the USB 1.1 protocol engine is presented in this report The PHY is compatible with the USB 1.1 transceiver macrocell interface (UTMI) specification and the simulation test confirmed the successful operation of circuits for both full speed (12 Mbps) and low speed (1.5 Mbps) data transmission. the model is written completely in behavioral verilog with a top down approach and the model was verified and validated.